首页> 外文会议>International Conference on Design and Test Integrated Systems >FPGA Implementation of Programmable Pulse Mode Neural Network with on Chip Learning
【24h】

FPGA Implementation of Programmable Pulse Mode Neural Network with on Chip Learning

机译:用于芯片学习的可编程脉冲模式神经网络的FPGA实现

获取原文

摘要

This paper presents an implementation of a pulse mode multilayer neural network with on chip learning. Taking advantage of the compactness of the multiplierless solutions proposed in the literature, we apply a multiplierless architecture, in which the synapse is made up with a DDFS and the neuron uses a nonlinear adder. A programmable activation function is proposed by means of an adjustable pulse multiplier so that the activation function slope can be adjusted without any added hardware cost. The proposed architecture was tested in a signature recognition system. It shows good learning capability. The corresponding design was implemented into a virtex II PRO XC2VP7 Xilinx FPGA.
机译:本文介绍了具有芯片学习的脉冲模式多层神经网络的实现。利用文献中提出的多平台解决方案的紧凑性,我们应用了一个多平台架构,其中突触由DDFS组成,神经元使用非线性加法器。通过可调脉冲倍增器提出可编程激活功能,以便可以在没有任何增加的硬件成本的情况下调整激活功能斜率。在签名识别系统中测试了所提出的架构。它显示出良好的学习能力。相应的设计被实施为Virtex II Pro XC2VP7 Xilinx FPGA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号