首页> 外文会议>Asia-Pacific Conference on Communication >A Scalable FFT/IFFT Kernel for Modern Communication Systems using Codesign Approach
【24h】

A Scalable FFT/IFFT Kernel for Modern Communication Systems using Codesign Approach

机译:用于现代通信系统的可伸缩FFT / IFFT内核,用于使用代号方法

获取原文

摘要

This paper presents a new architecture of scalable FFT processor using hardware/software codesign technique for orthogonal frequency division multiplexing (OFDM) systems. The architecture uses a radix-4 butterfly node located on both hardware and software processing elements. We employs an in-place memory strategy, resulting that the butterfly inputs and outputs can be stored at the same memory location without conflict The memory is partitioned into 4 banks for pipelined computation. To demonstrate the codesign concept, 256-point FFT/IFFT is completed in a Xilinx Virtex-II Pro FPGA that contains PowerPC processor where the hardware is modeled by VHDL and the software is written in C. The proposed architecture achieves 256-point FFT in 10.56 μs, 64-point in 2.16 μs and 16-point in 480 ns making it viable for today's demanding OFDM applications.
机译:本文介绍了使用用于正交频分复用(OFDM)系统的硬件/软件代码技术的可扩展FFT处理器的新架构。该架构使用位于硬件和软件处理元件上的基数-4蝴蝶节点。我们采用了就地存储器策略,从而导致蝴蝶输入和输出可以存储在同一内存位置,而不会冲突,存储器被划分为4个用于流水线计算的库。为了演示代号概念,256点FFT / IFFT在Xilinx Virtex-II Pro FPGA中完成,其中包含PowerPC处理器,其中硬件由VHDL建模,软件被写入C.拟议的体系结构达到256点FFT 10.56μs,64分,在2.16μs和480ns中的16分,使其在今天要求的OFDM应用中可行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号