首页> 外文会议>IEEE Radio Frequency Integrated Symposium >Linear RF CMOS power amplifier with improved efficiency and linearity in wide power levels
【24h】

Linear RF CMOS power amplifier with improved efficiency and linearity in wide power levels

机译:线性RF CMOS功率放大器,具有宽功率水平的效率和线性度提高

获取原文

摘要

We demonstrate for the first time that both linearity and efficiency can be optimized for CMOS power amplifiers in the gigahertz range. A technique using large and small transistors in parallel at the output stage for efficiency and linearity enhancement is proposed. A small transistor is used for low power amplification where a larger transistor is turned off to reduce DC power consumption and increase efficiency in the back-off region. The method of improving the linearity of FET amplifiers by offsetting the gate bias to cancel the nonlinearity products is implemented in combination with the efficiency enhancement. For the first time, both techniques are incorporated in the design of a 1.9 GHz CMOS power amplifier that achieves a power-added efficiency (PAE) of 22% at 23-dBm output power. PAE at 6-dB power back-off is measured to be 15%, which exhibits a factor of 2 improvement from the normal class-AB design. Also, third-order intermodulation is improved by approximately 8 dB in the high-power mode of operation when the linearity improvement technique is applied. In addition, this technique does not use transmission line or additional circuits, thus making it ideal for integrated circuit RF power amplifier design.
机译:我们首次证明了线性度和效率,可以针对Gigahertz范围内的CMOS功率放大器进行优化。提出了一种在输出级并行用于效率和线性增强的输出级的大型晶体管的技术。小晶体管用于低功率放大,其中较大的晶体管被​​关闭以降低DC功耗并提高回退区域的效率。通过偏移栅极偏压来提高FET放大器的线性的方法与效率提高相结合地实现了以取消非线性产物。首次,两种技术都包含在1.9 GHz CMOS功率放大器的设计中,该功率放大器在23-DBM输出功率下实现22%的电力增加效率(PAE)。在6-DB电源下的PAE测量为15%,从正常的AB设计中表现出2个因素。此外,当应用线性改善技术时,三阶互调通过大约8dB的高功率操作模式提高了大约8dB。此外,该技术不使用传输线或附加电路,从而使其成为集成电路RF功率放大器设计的理想选择。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号