首页> 外文会议>IEEE Region 8 EUROCON >A Version of the Byte Radix Sort Algorithm Suitable for the Implementation in Hardware
【24h】

A Version of the Byte Radix Sort Algorithm Suitable for the Implementation in Hardware

机译:一个版本的字节基数排序算法适用于硬件实现的

获取原文

摘要

A version of the Byte Radix Sort (BRS) algorithm, which is suitable for the implementation in hardware, is presented. It is shown that hardware implementation eliminates most inefficiencies of the software implementation and is a candidate for the fastest known sorting technique. It is estimated that on the average more than ten-fold speed-up is possible with the hardware implementation. A penalty for greater speed is the addition of a new chip to the computer system.
机译:呈现了适用于硬件中的实现的字节基数(BRS)算法的版本。结果表明,硬件实现消除了软件实现的大多数低效率,并且是最快已知的分类技术的候选者。据估计,在硬件实现中,可以平均超过十倍的加速。罚款更大的速度是将新芯片添加到计算机系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号