首页> 外文会议>International Symposium on Neuro-Fuzzy Systems >VLSI complexity of threshold gate COMPARISON
【24h】

VLSI complexity of threshold gate COMPARISON

机译:VLSI阈值门比较的复杂性

获取原文
获取外文期刊封面目录资料

摘要

The paper overviews recent developments concerning optimal (from the point of view of size and depth) implementations of the Boolean function COMPARISON using feedforward neural networks made of threshold gates. We detail a class of solutions which covers another particular solution, and spans from constant to logarithmic depths. These circuit complexity results are supplemented by fresh VLSI complexity results having applications to hardware implementations of neural networks and to VLSI-friendly learning algorithms. In order to estimate the area (A) and the delay (T), as well as the classical AT/sup 2/, we use the following 'cost functions': (i) the connectivity (i.e., sum of fan-ins) and the number-of-bits for representing the weights and thresholds are used to approximate the area; while (ii) the fan-ins and the length of the wires are used for closer estimates of the delay. Such approximations allow us to compare the different solutions-which present very interesting fan-in dependent depth-size and area-delay tradeoffs-with respect to AT/sup 2/.
机译:本文概述了最近的关于最佳的发展(从大小和深度的角度来看)布尔函数比较的实现,使用由阈值门的馈电神经网络进行比较。我们详细介绍了一类涵盖另一个特定解决方案的解决方案,并跨越常数到对数深度。这些电路复杂性结果由新鲜的VLSI复杂性结果补充,该复杂性结果具有用于神经网络的硬件实现和VLSI友好的学习算法的应用。为了估计区域(a)和延迟(t),以及经典AT / sup 2 /,我们使用以下'成本函数':(i)连接(即,风扇内的总和)和表示权重和阈值的比特数用于近似区域;虽然(ii)粉丝和电线的长度用于延迟的较近估计。这种近似允许我们比较不同的解决方案 - 这对其存在非常有趣的扇形景深尺寸和区域延迟折衷 - 相对于AT / SUP 2 /。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号