首页> 外文会议>International Workshop on Embedded Multicore Systems >Compiler Transformations Meet CPU Clock Modulation and Power Capping
【24h】

Compiler Transformations Meet CPU Clock Modulation and Power Capping

机译:编译器变换符合CPU时钟调制和电源封盖

获取原文

摘要

The HPC community is striving to achieve exascale computing within a power cap of 20 Megawatts. This paper studies the impact of power capped environments on compiler transformed programs. The impact of CPU clock modulation (a mechanism for reducing CPU frequency) on program variants of several Polybench benchmarks is studied. Our evaluation shows at least one scenario where a compiler transformed program is sped up by 16% under a power cap. Further, CPU clock modulation is seen to impact program variants differently depending on their underlying memory characteristics.
机译:HPC社区正在努力实现20兆瓦的电源盖内的ExaMAsale计算。本文研究了功率上限环境对编译器转换程序的影响。研究了CPU时钟调制的影响(降低CPU频率的机制)对几个多晶晶台基准的节目变型。我们的评估显示至少一个场景,其中编译器转换的程序在电源帽下加速16%。此外,CPU时钟调制被视为根据其底层存储器特性而不同地影响程序变体。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号