首页> 外文会议>Euromicro Conference on Digital System Design: Architectures, Methods and Tools >Area and Speed Oriented Implementations of Asynchronous Logic Operating under Strong Constraints
【24h】

Area and Speed Oriented Implementations of Asynchronous Logic Operating under Strong Constraints

机译:在强制约束下运行异步逻辑的区域和速度导向实现

获取原文

摘要

Asynchronous circuit implementations operating under strong constraints (DIMS, Direct Logic, some of NCL gates, etc.) are attractive due to: 1) regularity, 2) combined implementation of the functional and completion detection logics, what simplifies the design process, 3) circuit output latency is based on the actual gate delays of the unbounded nature, 4) absence of additional synchronization chains (even of a local nature). However, the area and speed penalty is rather high. In contrast to the state-of-the-art approaches, where simple (NAND, NOR, etc.) 2 input gates are used, we propose a synthesis method based on complex nodes, i.e., nodes implementing any function of an arbitrary number of inputs. Synchronous synthesis procedures may be freely adopted for this purpose. Numerous experiments on standard benchmarks were performed and the efficiency of the proposed complex gate based method is clearly shown. DIMS and Direct Logic based asynchronous designs are considered in the paper.
机译:在强制下运行的异步电路实现(DIMS,Direct Logic,NCL门等)由于:1)规律性,2)结合实施功能和完成检测逻辑,简化了设计过程,3)电路输出延迟基于无限性的实际栅极延迟,4)不存在额外的同步链(甚至是本地性质)。但是,该地区和速度罚款相当高。与最先进的方法相比,在使用简单(NAND,NOR等)2输入门的情况下,我们提出了一种基于复杂节点的合成方法,即,实现任意数量的任何功能的节点输入。可以为此目的自由采用同步合成程序。已经进行了许多关于标准基准测试的实验,清楚地显示了所提出的复杂栅极方法的效率。纸张中考虑了模糊和基于直接的基于逻辑的异步设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号