首页> 外文会议>International Workshop on Knowledge Discovery and Data Mining >A Fast and Configurable Pattern Matching Hardware Architecture for Intrusion Detection
【24h】

A Fast and Configurable Pattern Matching Hardware Architecture for Intrusion Detection

机译:用于入侵检测的快速可配置模式匹配硬件架构

获取原文

摘要

The current hardware architectures of intrusion detection system have several limitations on performance and configurability. In this paper we describe the architecture design and hardware implementation of gigabits NIDS using a programmable network processor and a FPGA co-processor. We discuss the requirements of NIDS, system hardware architecture and report measurements. In particular, we demonstrate performance improved by optimized parallel pattern match processing and efficient memory access in Field Programmable Gate Array (FPGA). We show an NIDS which can exploit our approach hardware platform, and make suggestions about implementation features that can significantly improve the performance and configurability of intrusion detection systems.
机译:目前的入侵检测系统的硬件架构对性能和可配置性有几个限制。在本文中,我们使用可编程网络处理器和FPGA协处理器描述千兆位的架构设计和硬件实现。我们讨论了NID,系统硬件架构和报告测量的要求。特别是,我们通过在现场可编程门阵列(FPGA)中优化并行模式匹配处理和有效的内存访问来展示性能。我们展示了一个能够利用我们的方法硬件平台的NID,并提出有关实现功能的建议,可以显着提高入侵检测系统的性能和可配置性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号