首页> 外文会议>NORCHIP Conference >High Level Synthesis Framework for a Coarse Grain Reconfigurable Architecture
【24h】

High Level Synthesis Framework for a Coarse Grain Reconfigurable Architecture

机译:高级合成框架,用于粗晶可重新配置架构

获取原文

摘要

A High Level Synthesis Framework for mapping DSP algorithms on a Coarse Grain Reconfigurable Architecture is presented. Behavioral specification of the algorithm in C is specified with pragmas in comments and the tool generates configware after performing timing and synchronization synthesis. Pragmas identify SIMD type concurrency and sweep the architectural space with allocation and binding annotations to produce implementations from fully serial to fully parallel. This allows user to stay at algorithmic level and guide the HLS tool to search a restricted architectural space bounded by the pragmas thus making the synthesis process more efficient and predictable.
机译:提出了一种在粗粒可重新配置架构上映射DSP算法的高级合成框架。 C的算法的行为规范在注释中使用Pragmas指定,并且在执行定时和同步合成之后,该工具会生成配置。 Pragmas标识SIMD类型并发性并将架构空间扫描到分配和绑定注释,以产生从完全串行到完全并行的实现。这允许用户保持算法级别,并指导HLS工具,以搜索由Pragmas界限的限制架构空间,从而使合成过程更有效和可预测。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号