首页> 外文会议>International symposium on Systems synthesis >A data scheduler for multi-context reconfigurable architectures
【24h】

A data scheduler for multi-context reconfigurable architectures

机译:用于多上下文可重新配置架构的数据调度程序

获取原文

摘要

In this paper, we present an approach to the problem of data scheduling for multi-context reconfigurable architectures targeting DSP applications. The main goal is to improve applications execution time, through the integration of the data scheduler within a compilation framework specifically conceived for these architectures. Some amount of on-chip data storage is assumed to be available in the reconfigurable architecture. Therefore the data scheduler tries to optimally exploit this storage, saving data transfers between on-chip and external memories. In order to do this, specific algorithms for data placement and replacement have been designed. We also show that a suitable data scheduling could decrease the number of operations required to implement the dynamic reconfiguration of the system.
机译:在本文中,我们提出了一种针对DSP应用程序的多上下文可重构架构的数据调度问题的方法。主要目标是通过在专门为这些体系结构中专门构思的编译框架内集成数据调度程序来改进应用程序执行时间。假设某些量的片上数据存储可用于可重新配置的架构中。因此,数据调度程序尝试最佳地利用此存储,保存片上和外部存储器之间的数据传输。为此,已经设计了用于数据放置和更换的特定算法。我们还表明,合适的数据调度可以减少实现系统动态重新配置所需的操作次数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号