首页> 外文会议>IEEE International Conference on Multimedia and Expo >Efficient hardware-software co-design for the G.723.1 algorithm targeted at VoIP applications
【24h】

Efficient hardware-software co-design for the G.723.1 algorithm targeted at VoIP applications

机译:高效的硬件软件共同设计G.723.1算法,VoIP应用程序

获取原文

摘要

With the growing demand for Voice over Internet Protocol (VoIP) services, it has become increasingly important to design ASICs implementing the H. 323 algorithm efficiently, with capabilities of handling multiple channels, so as to allow cost-effective implementation of H.323 GSTN and ISDN Gateways. In this paper, the G. 723.1 speech codec, which is an integral part of the H.323 specification is investigated and an efficient hardware-software co-design is proposed. This design reduces the MIPS requirement for the G. 723.1 implemented on the 16-bit OAK DSP core [2] by 17% for the 5.3 kbits/s encoder and by 11%for the 6.3 kbits/s encoder. This is achieved by identifying the inherent parallelism in the G. 723.1 algorithm and implementing a sizeable portion of the algorithm in hardware, while the DSP is concurrently executing part of the algorithm. The overhead of transferring data between the firmware and hardware is reduced by using efficient memory access structures.
机译:随着对互联网协议(VoIP)服务的不断增长的需求,设计有效地实现了H. 323算法的ASIC越来越重要,具有处理多个通道的能力,以便允许高效地实现H.323 GSTN的实现和ISDN网关。在本文中,研究了G. 723.1语音编解码器,即H.323规范的组成部分,提出了有效的硬件软件共同设计。对于5.3 kbits / s编码器,该设计将在16位OAK DSP核心[2]上实现的G.723.1的MIPS要求减少了17%,为6.3 kbits / s编码器的11%。这是通过识别G.723.1算法中的固有的并行性并在硬件中实现算法的相当性部分来实现的,而DSP同时执行算法的一部分。通过使用高效的内存访问结构,减少了固件和硬件之间传输数据的开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号