首页> 外文会议>IEEE International Workshop on Rapid Systems Prototyping >Systematic design flow for fast hardware/software prototype generation from bus functional model for MPSoC
【24h】

Systematic design flow for fast hardware/software prototype generation from bus functional model for MPSoC

机译:用于MPSOC的总线功能模型的快速硬件/软件原型生成系统设计流程

获取原文

摘要

System design at higher level of abstraction is a promising technique to deal with the increasing complexity of the modern embedded systems. Current MPSoC are designed at register transfer level. The bus functional model is a higher level of abstraction that allows the integration of heterogeneous hardware, software components and sophisticated communication interconnects to adapt different description models. This system abstraction model makes it possible to accelerate the simulation but ignores the accuracy of the developed circuit. This paper studies an example of system design transformation from a high level of abstraction to the physical prototype of a multiprocessor system on chip. With this work we propose a systematic and efficient design flow for system on chip integration from a bus functional level of abstraction towards physical prototyping of embedded systems. The flow is applied to accelerate an MPSoC example design.
机译:更高水平的抽象系统设计是一种有助于处理现代嵌入式系统的复杂性的有希望的技术。目前的MPSOC采用寄存器传输水平设计。总线功能模型是一种更高的抽象级别,允许通过异构硬件,软件组件和复​​杂通信互连集成以适应不同的描述模型。该系统抽象模型使得可以加速模拟但忽略开发电路的准确性。本文研究了系统设计转换的一个例子,从高级抽象到芯片上多处理器系统的物理原型。有了这项工作,我们提出了一种系统和高效的设计流程,用于从嵌入式系统的物理原型的总线功能水平的芯片集成系统的系统。该流程被应用于加速MPSOC示例设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号