首页> 外文会议>International Conference on Microelectronics for Neural Networks >Computational image sensors for on-sensor-compression
【24h】

Computational image sensors for on-sensor-compression

机译:用于在传感器压缩的计算图像传感器

获取原文

摘要

In this paper, we propose novel image sensors which compress image signal. By making use of very fast analog processing on the imager plane, the compression sensor can significantly reduce the amount of pixel data output from the sensor. The proposed sensor is intended to overcome the communication bottle neck for high pixel rate imaging such as high frame rate imaging and high resolution imaging. The compression sensor consists of three parts; transducer, memory and processor. Two architectures for on-sensor-compression are discussed in this paper that are pixel parallel architecture and column parallel architecture. In the former architecture, the three parts are put together in each pixel, and processing is pixel parallel. In the latter architecture, transducer, processor and memory areas are separated, and processing is column parallel. We also describe a prototype chip of pixel-parallel-type sensor with 32/spl times/32 pixels which has been fabricated using 2 /spl mu/m CMOS technology. Some results of examinations are shown in this paper.
机译:在本文中,我们提出了压缩图像信号的新型图像传感器。通过在成像器平面上使用非常快的模拟处理,压缩传感器可以显着减少传感器输出的像素数据量。所提出的传感器旨在克服用于高像素率成像的通信瓶颈,例如高帧速率成像和高分辨率成像。压缩传感器由三个部分组成;传感器,内存和处理器。本文讨论了两个用于传感器压缩的架构,这是像素并行架构和列并行架构。在前面的架构中,将三个部分放在每个像素中,处理是平行的像素。在后一种架构中,分离传感器,处理器和存储区域,并且处理是并行的。我们还描述了像素平行型传感器的原型芯片,其中32 / SPL时间/ 32像素使用2 / SPL MU / M CMOS技术制造。本文显示了一些考试结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号