首页> 外文会议>International Conference on Microelectronics for Neural Networks >Design of a low-cost and high-speed neurocomputer system
【24h】

Design of a low-cost and high-speed neurocomputer system

机译:设计低成本和高速神经主机系统

获取原文

摘要

This paper presents a new parallel computer architecture for high-speed emulation of any neural network model. The system is based on a new ASIC (Application Specific Integrated Circuit) that performs all required arithmetical operations. The essential feature of this ASIC is its ability to adapt the internal parallelism dynamically to the data precision for achieving an optimal utilization of the available hardware resources. Four ASICs are installed on one board of the neurocomputer system and emulate in parallel a neural network in a synchronous operation mode (SIMD architecture). By additional boards the system performance and also the size of the neural networks that can be simulated is increased. The main advantage of the system architecture is the simplicity of the design allowing the construction of low cost neurocomputer systems with a high performance. The achieved performance depends on the data precision, and the number of installed boards. In the case of 16 bit weights and only one board a performance of 480 MCPs and 120 MCUPs (using backpropagation) can be obtained.
机译:本文提出了一种新的并行计算机架构,用于对任何神经网络模型的高速仿真。该系统基于新的ASIC(应用特定集成电路),其执行所有所需的算术操作。该ASIC的基本特征是其能够动态地调整内部并行性,以实现实现可用硬件资源的最佳利用的数据精度。四个ASIC安装在神经计算机系统的一个板上,并在同步操作模式(SIMD架构)中并行模拟神经网络。通过附加电路板系统性能以及可以模拟的神经网络的大小增加。系统架构的主要优点是设计简单性,允许具有高性能的低成本神经计算机系统。实现的性能取决于数据精度,以及已安装板的数量。在16位重量的情况下,只有一个电路板的性能为480 MCP和120 MCUP(使用BackProjagation)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号