首页> 外文会议>International Conference on Microelectronics >Branch mechanisms in deep pipelines: reevaluating the existing solutions and proposing a new guideline
【24h】

Branch mechanisms in deep pipelines: reevaluating the existing solutions and proposing a new guideline

机译:深水管道的分支机制:重新评估现有解决方案并提出新的准则

获取原文

摘要

In this study we have shown that the ranking of the branch mechanisms changes when the underlined technology changes from the advanced CMOS, used for the state-of-the-art commercial microprocessors, to the more advanced technologies, that will probably be used in future microprocessors. New technologies as such GaAs or GaInAs imply deepening of the instruction pipeline. Hence, the problem studied here is important because branch instruction execution is one of the most serious causes of the performance degradation of deep pipeline processors. Software methods (Gross-Hennessy and Ignore), exhibiting an advantage compared to the elementary hardware schemes (Assume Branch Not Taken and Branch Target Buffer) in short pipelines, become inferior in deep pipelines.
机译:在这项研究中,我们已经表明,当下划线的技术从用于最先进的商业微处理器的高级CMOS改变时,分支机制的排名会发生变化,以便更先进的技术,可能会在将来使用的更先进的技术微处理器。新技术作为此类GaAs或Gainas意味着深化指示管道。因此,这里研究的问题很重要,因为分支指令执行是深管线处理器性能下降的最严重原因之一。软件方法(粗糙和忽略),与短管道中的基本硬件方案(假设未采取的分支和分支目标缓冲区)相比,表现出优势,变得低于深管道。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号