首页> 外文会议>International Conference on VLSI Design >Ultra Low Energy Reduced Switching DAC for SAR ADC
【24h】

Ultra Low Energy Reduced Switching DAC for SAR ADC

机译:超低能量降低开关DAC for SAR ADC

获取原文

摘要

This paper presents a novel architecture for a low energy Digital-to-Analog converter (DAC) used in Successive Approximation Register Analog-to-Digital converters (SAR ADCs). The proposed ultra low energy reduced switching (RS) architecture for DAC employs a new charge sharing and restoration technique for generating the desired voltage. Using its unique capacitor array and switching technique, it reduces the energy consumption for capacitor charging by 99.85% (for 10-bit) as compared to conventional SAR ADC. The proposed architecture requires a fewer number of switches as compared to other low energy architectures and efficiently reduces the switching energy as well.
机译:本文介绍了在连续近似寄存器模数转换器(SAR ADC)中使用的低能量数模转换器(DAC)的新型架构。用于DAC的提议的超低能量减少开关(RS)架构采用了一种新的充电共享和恢复技术,用于产生所需的电压。使用其独特的电容阵列和开关技术,与传统SAR ADC相比,它会降低电容器充电的能量消耗99.85%(10位)。与其他低能量架构相比,所提出的架构需要更少的开关,并且也有效地降低了切换能量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号