首页> 外文会议>IEEE/AIAA Digital Avionics Systems Conference >Logic flowgraph methodology: a tool for modeling embedded systems
【24h】

Logic flowgraph methodology: a tool for modeling embedded systems

机译:逻辑流动图方法:用于建模嵌入式系统的工具

获取原文

摘要

The logic flowgraph methodology (LFM), a method for modeling hardware in terms of its process parameters, has been extended to form an analytical tool for the analysis of integrated (hardware/software) embedded systems. In the software part of a given embedded system model, timing and the control flow among different software components are modeled by augmenting LFM with modified Petri net structures. The objective of the use of such an augmented LFM model is to uncover possible errors and the potential for unanticipated software/hardware interactions. This is done by backtracking through the augmented LFM mode according to established procedures which allow the semiautomated construction of fault trees for any chosen state of the embedded system (top event). These fault trees, in turn, produce the possible combinations of lower-level states (events) that may lead to the top event.
机译:逻辑流动图方法(LFM)(LFM),一种用于在其过程参数方面建模硬件的方法,已经扩展到形成用于分析集成(硬件/软件)嵌入式系统的分析工具。在给定的嵌入式系统模型的软件部分中,通过使用修改的Petri Net结构增强LFM来建模不同软件组件之间的定时和控制流程。使用这种增强的LFM模型的目的是揭示可能的错误和可能的意外软件/硬件交互的可能性。这是通过根据既定程序回溯通过增强的LFM模式来完成的,该过程允许为嵌入式系统的任何所选状态进行故障树的半决面构造(顶部事件)。反过来,这些故障树产生了可能导致顶部事件的较低级别状态(事件)的可能组合。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号