首页> 外文会议>IEEE Advanced Information Technology, Electronic and Automation Control Conference >Image Recognizing Based on the Architecture Integrated with CIM and CIS
【24h】

Image Recognizing Based on the Architecture Integrated with CIM and CIS

机译:图像识别基于与CIM和CIS集成的架构

获取原文

摘要

CMOS image sensor (CIS) technology has made significant development in integrated circuits (ICs), offering competitive advantages in on-chip functionality, power consumption, and cost. However, it also faces some challenges, such as circuit complexity and processing speed. In recent years, computation-in-memory (CIM) architecture shows great advantages because it reduces data movement between memory and processing unit significantly. In this work, we propose an architecture integrated with CIS and CIM. The CIS pixel consists of a diode and three transistors, which is modified based on the traditional CIS pixel circuit. In the CIM block, a 4-bit 6-T SRAM and four multiplication transistors are used to store weight and perform product of weight and input, respectively. Signals from the CIS pixels are sent to the CIM block for on-chip image processing. We design and simulate an 8×8-pixel array and a CIM array with standard 180nm CMOS technology. This design achieves 2000/ps processing speed, 82.5% recognizing accuracy, presenting a promising solution for Non-Von-Neumann architecture devices in many applications.
机译:CMOS图像传感器(CIS)技术在集成电路(ICS)中取得了显着的发展,提供了片上功能,功耗和成本的竞争优势。然而,它还面临了一些挑战,例如电路复杂性和处理速度。近年来,存储器内存(CIM)架构显示出很大的优势,因为它显着降低了存储器和处理单元之间的数据移动。在这项工作中,我们提出了一个与CIS和CIM集成的架构。 CIS像素由二极管和三个晶体管组成,其基于传统的CIS像素电路修改。在CIM块中,使用4位6-T SRAM和四个乘法晶体管来分别存储权重和执行重量和输入乘积。来自CIS像素的信号被发送到CIM块以进行片上图像处理。我们设计并模拟了8×8像素阵列和带标准180nm CMOS技术的CIM阵列。这种设计实现了2000 / PS处理速度,识别精度为82.5%,为许多应用中的非von-neumann架构设备提出了有希望的解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号