首页> 外文会议>International Conference on Computer Design >On the micro-architectural impact of clock distribution using multiple PLLs
【24h】

On the micro-architectural impact of clock distribution using multiple PLLs

机译:用多个PLL的时钟分布的微观架构影响

获取原文

摘要

Clock distribution has traditionally been a circuit design problem with negligible micro-architectural impact. However, for clock distribution networks using multiple phase-locked loops (PLLs), this will most likely not be the case. This paper discusses the micro-architectural impact of using multiple PLLs for clock distribution. Two PLL phase synchronization algorithms are presented and analyzed. They are compared in terms of efficiency, performance, and complexity. For both, the micro-architectural impact is small but certainly not negligible.
机译:时钟分布传统上是一种电路设计问题,微观建筑冲击可忽略不计。但是,对于使用多个锁相环(PLL)的时钟分配网络,这很可能不是这种情况。本文讨论了使用多个PLL进行时钟分布的微观架构影响。提出和分析了两个PLL相位同步算法。它们在效率,性能和复杂性方面进行了比较。对于两者来说,微架构的影响很小,但肯定不会忽略不可或缺。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号