首页> 外文会议>European Microwave Conference >Low-IF Interferometric Receiver Architecture for Massive-IoT Wireless Systems
【24h】

Low-IF Interferometric Receiver Architecture for Massive-IoT Wireless Systems

机译:用于MASSIVE-IOT无线系统的低IF干涉式接收器架构

获取原文

摘要

A low-IF interferometric receiver architecture is proposed and implemented by eliminating two output ports of a conventional calibration-based six-port discriminator to further simplify the structure, and reduce its power consumption and cost in the context of massive internet-of-things (IoT) applications. The costly power-consuming high-speed analog-to-digital converters (ADCs) are thus reduced to a half. A theoretical analysis is presented to formulate an analytical procedure to benefit from a low intermediate frequency (IF) principle and regenerate baseband signals with two observations without any constraint on the input signal and error rate performance of a wireless node. A prototype is implemented in the 24 GHz frequency band and various modulations including QPSK, QAM-16 and QAM-32 have been successfully studied and demonstrated at 1 MSps of symbol rate with maximum error vector magnitude of 7.94 % rms free from a post-processing linearization and calibration. The maximum data rate is fundamentally limited by power detectors which are linked to their rise time.
机译:通过消除传统的校准的六端口鉴别器的两个输出端口来提出和实现低If干涉式接收器架构,以进一步简化结构,并降低其在大规模互联网上的背景下的功耗和成本( IOT)应用程序。因此,昂贵的消耗高速模数转换器(ADC)因此减少到一半。提出了理论分析以制定分析过程,以便从低中频(IF)原理和再生基带信号中有两个观察,而没有任何限制无线节点的错误率性能。在24GHz频带中实现了一种原型,并且已经成功地研究了包括QPSK,QAM-16和QAM-32的各种调制,并在1 MSP的符号速率下展示,最大误差矢量幅度为7.94%的RMS,没有从后处理线性化和校准。最大数据速率基本上受到与其上升时间相关的功率检测器的限制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号