首页> 外文会议>Design Automation, 1995. DAC '95. 32nd Conference on >Logic Clause Analysis for Delay Optimization
【24h】

Logic Clause Analysis for Delay Optimization

机译:延迟优化的逻辑子句分析

获取原文
获取外文期刊封面目录资料

摘要

In this paper, we present a novel method for topological delay optimization of combinational circuits. Unlike most previous techniques, optimization is performed after technology mapping. Therefore, exact gate delay information is known during optimization. Our method performs incremental network transformations, specifically substitutions of gate input or output signals by new gates. We present new theory which relates incremental network transformations to combinations of global clauses, and show how to detect such valid clause combinations. Employing techniques which originated in the test area, our method is capable to globally optimize large circuits. Comprehensive experimental results show that our method reduces the delay of large standard cell netlists by 23% on average. In contrast to most other delay optimization techniques, area reductions are achieved concurrently.
机译:在本文中,我们提出了一种用于组合电路拓扑延迟优化的新方法。与大多数以前的技术不同,优化是在技术映射之后执行的。因此,在优化过程中,确切的门延迟信息是已知的。我们的方法执行增量网络转换,特别是用新的门替代门输入或输出信号。我们提出了将增量网络转换与全局子句组合相关的新理论,并展示了如何检测这种有效的子句组合。利用源自测试领域的技术,我们的方法能够全局优化大型电路。综合的实验结果表明,我们的方法将大型标准单元网表的延迟平均降低了23%。与大多数其他延迟优化技术相比,面积减少是同时实现的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号