首页> 外文会议>International Conference on VLSI Design;International Conference on Embedded Systems >Impact of Variations on Synchronizer Performance: An Experimental Study
【24h】

Impact of Variations on Synchronizer Performance: An Experimental Study

机译:变化对同步器性能的影响:一项实验研究

获取原文

摘要

Synchronizers play a crucial role in obtaining reliable operation in ASICs with multiple clock domains. In this paper, we study the impact of process variations and technology scaling on synchronizer parameter τ. For this we have carried out metastability measurements on FPGAs manufactured at different technology nodes, 90nm and 28nm. To capture the die-to-die variations we have used 4 FPGA boards for each technology node. For capturing within-die variations, we have implemented synchronizer circuits at 200 different locations for the 28nm FPGA and 50 locations for the 90nm chip and the metastability measurements are simultaneously carried out for all synchronizers. The same experiments are also done to capture propagation delay using ring oscillator setup. From the statistical data obtained, we show that as technology scales, the variations in τ are much more than that in FO4 delays. We also show that MTBF calculations based on average τ can be an under-estimated value, and can lead to more failures than expected.
机译:Synchronizers在使用多个时钟域获得ASIC中的可靠操作方面发挥着至关重要的作用。在本文中,我们研究了过程变化和技术缩放对同步器参数τ的影响。为此,我们已经在不同技术节点,90nm和28nm处制造的FPGA进行了亚运动测量。要捕获模具的变体,我们为每个技术节点使用了4个FPGA板。为了捕获在模内变型内,我们已经在200个不同位置实现了28nm FPGA的同步器电路,并且为90nm芯片的50个位置,并且同时为所有同步器执行亚稳态测量。还使用环形振荡器设置捕获相同的实验来捕获传播延迟。从获得的统计数据中,我们表明,随着技术尺度,τ的变化远远超过fo4延迟中的变化。我们还表明,基于平均τ的MTBF计算可以是估计的估计值,并且可以导致比预期更多的故障。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号