首页> 外文会议>International Conference on FPGA Reconfiguration for General-Purpose Computing >A cost-effective approach for efficient time-sharing of reconfigurable architectures
【24h】

A cost-effective approach for efficient time-sharing of reconfigurable architectures

机译:一种经济有效的方法,可以有效地共享可重配置架构的时间

获取原文
获取外文期刊封面目录资料

摘要

Reconfigurable computing is rapidly establishing itself as a major discipline, involving the use of reconfigurable devices for computing purposes. This paper proposes the ORRes approach for a time-sharing of reconfigurable resources. We investigate the overlay architecture at the hardware layer to ensure the bitstream compatibility between heterogeneous FPGAs. Two novel overlay features are introduced: i) a snapshot register to monitor the execution at run-time, and ii) a pre-loading to minimize the reconfiguration time overhead. We also propose accurate cost models of all components of the scheduling scheme. The proposed approach is evaluated on the APF6-SP SoC+FPGA platform. A 90% of models' preciseness is achieved, and costs 300x less in reconfiguration time compared to the literature.
机译:可重配置计算正在迅速将自己确立为一门主要学科,涉及将可重配置设备用于计算目的。本文为可重配置资源的分时提出了ORRes方法。我们在硬件层研究了覆盖架构,以确保异构FPGA之间的比特流兼容性。引入了两种新颖的覆盖功能:i)快照寄存器,用于在运行时监视执行;以及ii)预加载,以最大程度地减少重新配置的时间开销。我们还提出了调度方案所有组成部分的准确成本模型。在APF6-SP SoC + FPGA平台上对提出的方法进行了评估。与文献相比,可达到模型精度的90%,并且重新配置时间的成本降低了300倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号