首页> 外文会议>Brazilian Symposium on Computing Systems Engineering >Testing Real-Time Embedded Systems with Hardware-in-the-Loop Simulation Using High Level Architecture
【24h】

Testing Real-Time Embedded Systems with Hardware-in-the-Loop Simulation Using High Level Architecture

机译:使用高级体系结构通过硬件在环仿真测试实时嵌入式系统

获取原文

摘要

This work presents a technique for testing real-time embedded systems using Hardware-in-the-Loop (HIL) simulation, exploiting High-Level Architecture (HLA) standard for interoperability and synchronization of heterogeneous architectures. The proposed testing approach uses the Ptolemy framework to verify in real-time models running in hardware against their respective reference models developed in Ptolemy. The approach consisted in the development of new actors in Ptolemy responsible for the integration with HLA and the verification process, and a software interface to be deployed in the hardware under verification. As proof of concept, the proposed approach was applied for the testing of a simple mobile robot navigation algorithm. All data collected by sensors and the respective reactions are transferred in real-time to Ptolemy, which performs the verification against a reference model. Such technique allows different Models of Computation (MoC) to be used as reference models in Ptolemy to verify different hardware architectures synchronously based on HLA.
机译:这项工作提出了一种使用硬件在环(HIL)仿真测试实时嵌入式系统的技术,该技术利用高级体系结构(HLA)标准实现异构体系结构的互操作性和同步。所提出的测试方法使用Ptolemy框架,对照在Ptolemy中开发的各自的参考模型来验证在硬件中运行的实时模型。该方法包括在托勒密开发负责与HLA和验证过程集成的新参与者,以及在要验证的硬件中部署的软件接口。作为概念验证,所提出的方法被用于测试简单的移动机器人导航算法。传感器收集的所有数据以及相应的反应都会实时传输到托勒密,托勒密将根据参考模型进行验证。这种技术允许将不同的计算模型(MoC)用作托勒密中的参考模型,以基于HLA同步验证不同的硬件体系结构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号