首页> 外文会议>International Conference on Signals and Electronic Systems >Fast pipelined pseudo-random number generator in programmable SoC device
【24h】

Fast pipelined pseudo-random number generator in programmable SoC device

机译:可编程SoC器件中的快速流水线伪随机数生成器

获取原文

摘要

In this paper we propose a novel architecture of chaotic pseudo-random number generator (PRNG) based on the pipelined processing and frequency dependent negative resistances (FDNR). The design of PRNG has been optimized to achieve maximum output rate of pseudo-random sequences. The PRNG has been tested for 16-, 32-, 48-, and 64-bit precision of arithmetic by NIST 800-22 tests performed for each individual bit position. Then, the selected bit positions have been composed into the final output stream and verified by NIST test again. The PRNG has been implemented in programmable SoC device from Xilinx. Using the Zynq-7000 chip with 28-nm programmable logic and dual core ARM Cortex-A9 we get the maximum generation rate equal to 11.48 Gbps. An efficiency of the proposed approach in terms of maximum throughput and required logic resources has been compared with other implementations of chaotic PRNGs in programmable devices.
机译:在本文中,我们基于流水线处理和频率相关的负电阻(FDNR),提出了一种新颖的混沌伪随机数发生器(PRNG)。 PRNG的设计已经过优化,以实现伪随机序列的最大输出速率。通过对每个单独的位位置执行的NIST 800-22测试,PRNG已针对16位,32位,48位和64位算术精度进行了测试。然后,选定的位位置已组成最终的输出流,并再次通过NIST测试进行了验证。 PRNG已在Xilinx的可编程SoC器件中实现。使用具有28nm可编程逻辑的Zynq-7000芯片和双核ARM Cortex-A9,我们可以得到等于11.48 Gbps的最大生成速率。就最大吞吐量和所需逻辑资源而言,所提出方法的效率已与可编程设备中混沌PRNG的其他实现方式进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号