首页> 外文会议>International Conference on Signal Processing and Communication Systems >A Novel Recursive Filter Realization of Discrete Time Filters
【24h】

A Novel Recursive Filter Realization of Discrete Time Filters

机译:离散时间滤波器的一种新的递归滤波器实现

获取原文

摘要

This paper presents a new Recursive Digital Filter (RDF) architecture for discrete time filters. This novel architecture allows decomposition of any discrete time filter into recursive filter of multiple order systematically. This decomposition results in reduction of the hardware when compared to conventional implementation. This hardware complexity reduction is feasible for both fixed and programmable filter coefficients. As an illustrative example, the hardware reduction is demonstrated for a programmable 100 tap symmetric FIR filter. Here, the complexity is quantified in terms of number of multipliers and adders with specific bit widths needed. Matlab numerical results are provided to compare the performance between the conventional and RDF implementation. The resources utilized in both architectures (conventional as well as RDF) are compared for Xilinx Kintex-7 FPGA device.
机译:本文提出了一种用于离散时间滤波器的新的递归数字滤波器(RDF)架构。这种新颖的体系结构允许将任何离散时间滤波器分解为系统的多阶递归滤波器。与常规实施方式相比,这种分解导致硬件的减少。对于固定和可编程滤波器系数而言,这种硬件复杂性降低都是可行的。作为说明性示例,对可编程的100抽头对称FIR滤波器进行了硬件缩减。在此,复杂度是根据需要特定位宽的乘法器和加法器的数量来量化的。提供了Matlab数值结果,以比较常规和RDF实现之间的性能。比较了Xilinx Kintex-7 FPGA器件在两种架构(传统以及RDF)中使用的资源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号