首页> 外文会议>Computer Vision, Graphics Image Processing, ICVGIP, 2008 Sixth Indian Conference On >VLSI Implementation of Fast Connected Component Labeling Using Finite State Machine Based Cell Network
【24h】

VLSI Implementation of Fast Connected Component Labeling Using Finite State Machine Based Cell Network

机译:基于有限状态机的单元网络的快速连接组件标记的VLSI实现

获取原文

摘要

Connected component labeling of a binary image is an indispensable task for image segmentation and analysis. For real time video object segmentation, total processing time to label all the objects of an entire image is critical as it is constrained by inter frame temporal difference. Parallel dedicated hardware is necessary to solve this problem in real time. In this paper we have proposed a parallel VLSI architecture for fast connected component labeling of a binary video frame image. We have adopted a seeded region-growing algorithm, which is implemented in a state machine based cell network. The design is verified in XILINX FPGA with real time video image data containing different objects with different shapes and sizes. The worst-case labeling time for a full video frame is 5ms (using a 32 MHz clock), which is well below the required inter frame timing interval of 40 ms.
机译:二进制图像的连接组件标记是图像分割和分析必不可少的任务。对于实时视频对象分割,标记整个图像的所有对象的总处理时间至关重要,因为它受到帧间时间差异的限制。并行专用硬件对于实时解决此问题是必要的。在本文中,我们提出了一种并行VLSI架构,用于对二进制视频帧图像进行快速连接的组件标记。我们采用了种子区域增长算法,该算法在基于状态机的小区网络中实现。该设计在XILINX FPGA中通过包含包含不同形状和大小的不同对象的实时视频图像数据进行了验证。完整视频帧的最坏情况标记时间是5ms(使用32 MHz时钟),这远低于所需的帧间定时间隔40ms。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号