首页> 外文会议>Circuits and Systems, (APCCAS), 2008 IEEE Asia Pacific Conference on >A novel basic unit level rate control algorithm and architecture for H.264/AVC video encoders
【24h】

A novel basic unit level rate control algorithm and architecture for H.264/AVC video encoders

机译:H.264 / AVC视频编码器的基本单位级速率控制算法和体系结构

获取原文

摘要

Rate control (RC) techniques play an important role for interactive video coding applications, especially in video streaming applications with bandwidth constraints. Among the RC algorithms in H.264 reference software JM, the basic unit (BU)-level RC algorithm achieves better video quality than frame-level one. However, the inherent sequential processing in H.264 BU-level RC algorithm makes it difficult to be realized in a pipelined H.264 hardware encoder without increasing the processing latency. In this paper we propose a new H.264 BU-level rate control algorithm and the associated architecture by exploiting a new predictor model to predict the MAD value and target bits for hardware realization. The proposed algorithm breaks down the sequential processing dependence in the original H.264 RC algorithm and reduces up to 80.6% of internal buffer size for H.264 D1 video encoding, while maintaining good video quality.
机译:速率控制(RC)技术在交互式视频编码应用程序中发挥着重要作用,尤其是在带宽受限的视频流应用程序中。在H.264参考软件JM中的RC算法中,基本单元(BU)级的RC算法比帧级的RC算法具有更好的视频质量。但是,H.264 BU级RC算法中固有的顺序处理使得难以在不增加处理延迟的情况下在流水线H.264硬件编码器中实现。在本文中,我们通过利用新的预测器模型预测MAD值和目标位以实现硬件,提出了一种新的H.264 BU级速率控制算法和相关的体系结构。所提出的算法打破了原始H.264 RC算法中的顺序处理依赖性,并减少了H.264 D1视频编码的内部缓冲区大小的80.6%,同时保持了良好的视频质量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号