首页> 外文会议>Design, Automation and Test in Europe Conference and Exhibition >Nano-Crossbar based Computing: Lessons Learned and Future Directions
【24h】

Nano-Crossbar based Computing: Lessons Learned and Future Directions

机译:基于纳米交叉棒的计算:经验教训和未来方向

获取原文

摘要

In this paper, we first summarize our research activities done through our European Union’s Horizon-2020 project between 2015 and 2019. The project has a goal of developing synthesis and performance optimization techniques for nanocrossbar arrays. For this purpose, different computing models including diode, memristor, FET, and four-terminal switch based models, within different technologies including carbon nanotubes, nanowires, and memristors as well as the CMOS technology have been investigated. Their capabilities to realize logic functions and to tolerate faults have been deeply analyzed. From these experiences, we think that instead of replacing CMOS with a completely new crossbar based technology, developing CMOS compatible crossbar technologies and computing models is a more viable solution to overcome challenges in CMOS miniaturization. At this point, four-terminal switch based arrays, called switching lattices, come forward with their CMOS compatibility feature as well as with their area efficient device and circuit realizations. We have showed that switching lattices can be efficiently implemented using a standard CMOS process to implement logic functions by doing experiments in a 65nm CMOS process. Further in this paper, we make an introduction of realizing memory arrays with switching lattices including ROMs and RAMs. Also we discuss challenges and promises in realizing switching lattices for under 30nm CMOS technologies including FinFET technologies.
机译:在本文中,我们首先总结了我们在2015年至2019年之间通过欧盟的Horizo​​n-2020项目完成的研究活动。该项目的目标是开发用于纳米交叉开关阵列的合成和性能优化技术。为此,已经研究了包括碳纳米管,纳米线和忆阻器以及CMOS技术在内的不同技术中的不同计算模型,包括二极管,忆阻器,FET和基于四端开关的模型。已经深入分析了它们实现逻辑功能和容忍故障的能力。根据这些经验,我们认为开发CMOS兼容的交叉开关技术和计算模型不是用全新的基于交叉开关的技术代替CMOS,而是一种克服CMOS小型化挑战的更可行的解决方案。在这一点上,基于四端子开关的阵列(称为开关晶格)凭借其CMOS兼容功能以及其高效的器件和电路实现而崭露头角。我们已经表明,通过在65nm CMOS工艺中进行实验,可以使用标准CMOS工艺有效地实现开关晶格,以实现逻辑功能。在本文的进一步内容中,我们将介绍如何实现带有开关晶格的存储器阵列,包括ROM和RAM。我们还将讨论在30纳米以下CMOS技术(包括FinFET技术)中实现开关晶格的挑战和前景。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号