首页> 外文会议>IEEE International Symposium on Hardware Oriented Security and Trust >Platform agnostic, scalable, and unobtrusive FPGA network processor design of moving target defense over IPv6 (MT6D) over IEEE 802.3 Ethernet
【24h】

Platform agnostic, scalable, and unobtrusive FPGA network processor design of moving target defense over IPv6 (MT6D) over IEEE 802.3 Ethernet

机译:在IEEE 802.3以太网上通过IPv6(MT6D)在IPv6(MT6D)上移动目标防御的平台不可知论,可扩展和不引人注目的FPGA网络处理器设计

获取原文

摘要

This work presents the proof of concept implementation for the first hardware-based design of Moving Target Defense over IPv6 (MT6D) in full Register Transfer Level (RTL) logic, with future sights on an embedded Application-Specified Integrated Circuit (ASIC) implementation. Contributions are an IEEE 802.3 Ethernet stream-based in-line network packet processor with a specialized Complex Instruction Set Computer (CISC) instruction set architecture, RTL-based Network Time Protocol v4 synchronization, and a modular crypto engine. Traditional static network addressing allows attackers the incredible advantage of taking time to plan and execute attacks against a network. To counter, MT6D provides a network host obfuscation technique that offers network-based keyed access to specific hosts without altering existing network infrastructure and is an excellent technique for protecting the Internet of Things, IPv6 over Low Power Wireless Personal Area Networks, and high value globally routable IPv6 interfaces. This is done by crypto-graphically altering IPv6 network addresses every few seconds in a synchronous manner at all endpoints. A border gateway device can be used to intercept select packets to unobtrusively perform this action. Software driven implementations have posed many challenges, namely, constant code maintenance to remain compliant with all library and kernel dependencies, the need for a host computing platform, and less than optimal throughput. This work seeks to overcome these challenges in a lightweight system to be developed for practical wide deployment.
机译:这项工作介绍了在全寄存器传输级别(RTL)逻辑上的第一个基于硬件的基于硬件设计的基于硬件设计的概念实现证明,并在嵌入式应用程序指定的集成电路(ASIC)实现上的未来景点。贡献是基于IEEE 802.3以太网流的线网络分组处理器,具有专门的复杂指令集计算机(CISC)指令集架构,基于RTL的网络时间协议V4同步和模块化加密引擎。传统的静态网络寻址允许攻击者需要时间计划和执行对网络的攻击的令人难以置信的优势。为了计数器,MT6D提供了一种网络主机混淆技术,提供了对特定主机的基于网络的键控访问,而无需更改现有网络基础架构,并且是保护物联网,IPv6在低功耗无线个人区域网络上的优异技术,以及全球高值的技术可路由的IPv6接口。这是通过在所有端点处以同步方式每隔几秒钟加密 - 图形地改变IPv6网络地址来完成的。边界网关设备可用于拦截选择分组以不引人注目地执行此操作。软件驱动的实现构成了许多挑战,即恒定的代码维护,以保持符合所有库和内核依赖项,需要对主机计算平台的需求,而不是最佳吞吐量。这项工作旨在克服以实现实际广泛部署的轻量级系统中的这些挑战。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号