首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >A Low-Power Recurrence-Based Radix 4 Divider Using Signed-Digit Addition
【24h】

A Low-Power Recurrence-Based Radix 4 Divider Using Signed-Digit Addition

机译:使用有符号数字加法的基于低功耗递归的Radix 4除法器

获取原文

摘要

This paper presents a novel radix-4 division by recurrence architecture that utilizes a hierarchical Signed-Digit (SD) adder. The implementations are easily generated based on the methodology as it is suited towards digital implementations. Results are generated for several designs using Global Foundries 45nm SOI technology and ARM standard cells. Results indicate that power dissipation can be reduced using these architectures for division by recurrence as the area is significantly decreased.
机译:本文提出了一种新颖的以递归体系结构进行基数4除法,该体系结构使用了分层的Signed-Digit(SD)加法器。这些实现很容易根据该方法生成,因为它适用于数字实现。使用Global Foundries 45nm SOI技术和ARM标准单元生成了几种设计结果。结果表明,使用这些架构进行递归除法可以减少功耗,因为面积显着减小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号