首页> 外文会议>International Conference on Electrical, Electronics, Communication, Computer, and Optimization Techniques >Low-Complexity High Speed Memory Based Real Fast Fourier Transform (RFFT) Architecture with Carry Increment and Pipelined Adders
【24h】

Low-Complexity High Speed Memory Based Real Fast Fourier Transform (RFFT) Architecture with Carry Increment and Pipelined Adders

机译:基于低复杂性高速存储器的真正快速傅里叶变换(RFFT)架构,带有携带增量和流水线加载剂

获取原文

摘要

In today's the rapid development of technology, area, delay and power are the most important factors to design any kind of algorithm on Field Programmable Gate Arrays (FPGA). The aim of this work is to design an efficient 32-point Radix-2 memory based Real Fast Fourier Transform (RFFT) computation for the real-valued signals. The proposed RFFT architecture can deliver a maximum throughput rate and lesser hardware complexity by using a Processing Element (PE), which is utilized in the RFFT architecture. Compared with the previous works the proposed RFFT architecture with Carry Increment Adder (CIA) and pipelined adder technique has a main advantage of less hardware usage and moreover reduction in the computation cycles. The experimental results shows that Look-up tables (LUT), slices, flip flops, frequency improved in RFFT architecture with CIA and pipelined adder compared with the existing methods.
机译:在今天的技术,地区,延误和力量的快速发展中是设计现场可编程门阵列(FPGA)上任何类型的算法的最重要因素。这项工作的目的是设计一种基于高效的32点基数-2存储器的真实快速傅里叶变换(RFFT)计算,用于实值信号。所提出的RFFT架构可以通过使用在RFFT架构中使用的处理元件(PE)来提供最大的吞吐率和较小的硬件复杂性。与之前的作品相比,具有携带增量加法器(CIA)和流水线加法器技术的建议的RFFT架构具有较少的硬件使用率以及计算周期的主要优点。实验结果表明,与现有方法相比,查找表(LUT),切片,触发器,频率在RFFT架构中提高,频率改善了CIA和流水线加法器。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号