首页> 外文会议>IEEE International Symposium on Circuits and Systems >Towards Efficient Modular Adders based on Reversible Circuits
【24h】

Towards Efficient Modular Adders based on Reversible Circuits

机译:迈向基于可逆电路的高效模块化加法器

获取原文

摘要

Reversible logic is a computing paradigm that has attracted significant attention in recent years due to its properties that lead to ultra-low power and reliable circuits. Reversible circuits are fundamental, for example, for quantum computing. Since addition is a fundamental operation, designing efficient adders is a cornerstone in the research of reversible circuits. Residue Number Systems (RNS) has been as a powerful tool to provide parallel and fault-tolerant implementations of computations where additions and multiplications are dominant. In this paper, for the first time in the literature, we propose the combination of RNS and reversible logic. The parallelism of RNS is leveraged to increase the performance of reversible computational circuits. Being the most fundamental part in any RNS, in this work we propose the implementation of modular adders, namely modulo 2n−1 adders, using reversible logic. Analysis and comparison with traditional logic show that modulo adders can be designed using reversible gates with minimum overhead in comparison to regular reversible adders.
机译:可逆逻辑是一种计算范式,近年来由于其特性导致超低功耗和可靠电路而备受关注。可逆电路是例如量子计算的基础。由于加法是基本操作,因此设计有效的加法器是可逆电路研究的基石。残数系统(RNS)已成为提供加法和乘法占主导地位的并行和容错计算实现的强大工具。在本文中,我们首次提出了RNS和可逆逻辑的结合。利用RNS的并行性来提高可逆计算电路的性能。作为任何RNS中最基本的部分,在这项工作中,我们提出了模块化加法器的实现,即模2 n -1加法器,使用可逆逻辑。与传统逻辑的分析和比较表明,与常规可逆加法器相比,可使用可逆门设计模加法器,而开销却最小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号