首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >High Bandwidth Off-Chip Memory Access Through Hybrid Switching and Inter-Chip Wireless Links
【24h】

High Bandwidth Off-Chip Memory Access Through Hybrid Switching and Inter-Chip Wireless Links

机译:通过混合交换和片间无线链接进行高带宽片外存储器访问

获取原文

摘要

Off-chip memory performance in many core processors has remained unscaled due to limited pin bandwidth, number of memory controllers and interconnect limitations. It is one of the major bottlenecks for achieving high performance in many core processors, especially with increasing bandwidth requirements as more cores are integrated on a single chip. To achieve high bandwidth memory access, we propose an interconnection architecture with (i) off-chip wireless links for main memory access and (ii) hybrid switching with packet and circuit switching in on-chip mesh network. The off-chip wireless links are designed to provide high data and low energy access to off-chip memory. We enhance the intra-chip network by establishing circuit switch links between caches and memory controllers to provide low latency access, while inter-core communication is achieved through packet switching. The performance evaluation of the proposed architectures shows that they improve performance by 31.09% in runtime and 64.76% in memory access latency as compared to baseline, while consuming 56.57% less energy.
机译:由于有限的引脚带宽,存储器控制器的数量和互连限制,许多核心处理器的片外存储器性能一直无法扩展。它是在许多核心处理器中实现高性能的主要瓶颈之一,尤其是随着越来越多的内核集成在单个芯片上而对带宽的要求不断提高。为了实现高带宽存储器访问,我们提出了一种互连架构,该互连架构具有(i)用于主存储器访问的片外无线链路,以及(ii)片上网状网络中具有分组和电路交换的混合交换。片外无线链路旨在提供对片外存储器的高数据访问和低能耗访问。我们通过在缓存和内存控制器之间建立电路交换链路来提供低延迟访问,从而增强芯片内部网络,同时通过数据包交换实现核心间通信。相对于基线,所提出的体系结构的性能评估表明,与基线相比,它们在运行时的性能提高了31.09%,在内存访问延迟方面的性能提高了64.76%,而能耗却降低了56.57%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号