首页> 外文会议>International Conference on Computer Communication and Informatics >FPGA implementation of PSO based Approximate SER for the Alamouti DF Relaying Protocol
【24h】

FPGA implementation of PSO based Approximate SER for the Alamouti DF Relaying Protocol

机译:针对Alamouti DF中继协议的基于PSO的近似SER的FPGA实现

获取原文

摘要

In this paper, 32-bit floating-point representation of Particle Swarm Optimization (PSO) based Approximate Symbol Error Rate (A-SER) for Alamouti Decode and Forward (A-DF) Relaying Protocol is implemented using Field programmable gate arrays (FPGA). The A-SER for A-DF Relaying Protocol is described using Very High Speed Integrated Circuit Hardware Description Language (VHDL). From the PSO results, the updatation of velocities and current position achieve better performance in the A-SER and are named as current fitness function. Advantage of VLSI is to provide a single chip solution for A-SER in A-DF Relaying Protocol.
机译:在本文中,使用现场可编程门阵列(FPGA)来实现基于Alamouti解码和前进(A-DF)中继协议的基于粒子群优化(PSO)的32位浮点表示(A-SER) 。使用非常高速集成电路硬件描述语言(VHDL)来描述用于A-DF中继协议的A-SER。从PSO结果中,速度和当前位置的更新在A-Ser中实现了更好的性能,并被命名为当前的健身功能。 VLSI的优点是为A-DF中继协议提供用于-SER的单个芯片解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号