首页> 外文会议>Conference on photon counting applications >High-efficiency dynamic routing architecture for the readout of Single Photon Avalanche Diode Arrays in time-correlated measurements
【24h】

High-efficiency dynamic routing architecture for the readout of Single Photon Avalanche Diode Arrays in time-correlated measurements

机译:高效的动态路由架构,用于在时间相关测量中读出单光子雪崩二极管阵列

获取原文

摘要

In recent years, the Time-Correlated Single Photon Counting (TCSPC) technique has gained a prominent role in many fields, where the analysis of extremely fast and faint luminous signals is required. In the life science, for instance, the estimation of fluorescence time-constants with picosecond accuracy has been leading to a deeper insight into many biological processes. Although the many advantages provided by TCSPC-based techniques, their intrinsically repetitive nature leads to a relatively long acquisition time, especially when time-resolved images are obtained by means of a single detector, along with a scanning point system. In the last decade, TCSPC acquisition systems have been subjected to a fast trend towards the parallelization of many independent channels, in order to speed up the measure. On one hand, some high-performance multi-module systems have been already made commercially available, but high area and power consumption of each module have limited the number of channels to only some units. On the other hand, many compact systems based on Single Photon Avalanche Diodes (SPAD) have been proposed in literature, featuring thousands of independent acquisition chains on a single chip. The integration of both detectors and conversion electronic in the same pixel area, though, has imposed tight constraints on power dissipation and area occupation of the electronics, resulting in a tradeoff with performance, both in terms of differential nonlinearity and timing jitter. Furthermore, in the ideal case of simultaneous readout of a huge number of channels, the overall data rate can be as high as 100 Gbit/s, which is nowadays too high to be easily processed in real time by a PC. Typical adopted solutions involve an arbitrary dwell time, followed by a sequential readout of the converters, thus limiting the maximum operating frequency of each channel and impairing the measurement speed, which still lies well below the limit imposed by the saturation of the transfer rate towards the elaboration unit. We developed a novel readout architecture, starting from a completely different perspective: considering the maximum data rate we can manage with a PC, a limited set of conversion data is selected and transferred to the elaboration unit during each excitation period, in order to take full advantage of the bus bandwidth toward the PC. In particular, we introduce a smart routing logic, able to dynamically connect a large number of SPAD detectors to a limited set of high-performance external acquisition chains, paving the way for a more efficient use of resources and allowing us to effectively break the tradeoff between integration and performance, which affects the solutions proposed so far. The routing electronic features a pixelated architecture, while 3D-stacking techniques are exploited to connect each SPAD to its dedicated electronic, leading to a minimization of the overall number of interconnections crossing the integrated system, which is one of the main issues in high-density arrays.
机译:近年来,时间相关的单光子计数(TCSPC)技术在许多领域中取得了突出的作用,其中需要分析极快和微弱的发光信号。例如,在生命科学中,具有皮秒精度的荧光时间常数的估计已经导致对许多生物过程深入了解。尽管基于TCSPC的技术提供的许多优点,但其本质重复性质导致相对长的采集时间,特别是当通过单个检测器获得时分分辨的图像时,以及扫描点系统。在过去的十年中,TCSPC采集系统已经朝着许多独立渠道的并行化进行了快速趋势,以加快该措施。一方面,一些高性能的多模块系统已经进行了商业上可用,但每个模块的高面积和功耗限制了仅某些单元的通道数量。另一方面,在文献中提出了基于单光子雪崩二极管(SPAD)的许多紧凑型系统,在单个芯片上具有成千上万的独立采集链。然而,在相同像素区域中的探测器和转换电子的集成对电子设备的功耗和面积占用进行了严格的限制,从而导致差异的性能,无论是在差分非线性和时序抖动方面。此外,在同时读出大量信道的理想情况下,整体数据速率可以高达100 Gbit / s,现在也是太高的,可以通过PC实时地实时处理。典型的采用解决方案涉及任意停留时间,然后是转换器的顺序读数,从而限制了每个通道的最大工作频率并损害测量速度,这仍然远低于通过朝向传输速率饱和度施加的极限差的限制阐述单位。我们开发了一种新颖的读数架构,从完全不同的角度开始:考虑到我们可以使用PC管理的最大数据速率,在每个激励时段期间选择有限的转换数据并将其传送到精美单元,以便满足总线带宽向PC的优势。特别是,我们介绍了一个智能路由逻辑,能够将大量的Spad探测器动态连接到一组有限的高性能外部采集链,为更有效地利用资源来铺平道路,并使我们能够有效地打破权衡在集成和性能之间影响到目前为止提出的解决方案。路由电子具有像素化架构,而3D堆叠技术被利用以将每个SPAD连接到其专用电子,导致跨越集成系统的整体互连总数的最小化,这是高密度的主要问题之一阵列。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号