首页> 外文会议>International Conference on Reconfigurable Computing and FPGAs >Hybrid energy-aware reconfiguration management on Xilinx Zynq SoCs
【24h】

Hybrid energy-aware reconfiguration management on Xilinx Zynq SoCs

机译:Xilinx Zynq SoC上的混合能源感知型重新配置管理

获取原文

摘要

Partial Reconfiguration is a common technique on FPGA platforms to load hardware accelerators at runtime without interrupting the remaining system. One crucial element is the time needed for reconfiguration as it affects usability, performance and energy consumption. Furthermore, many systems have to share partial areas between multiple applications and users. In this paper, we introduce a novel open-source reconfiguration manager for Xilinx Zynq SoCs which a) allows partial area sharing and b) includes a hybrid reconfiguration approach utilizing both the Processor Configuration Access Port (PCAP) and the Internal Configuration Access Port (ICAP) in order to minimize reconfiguration time and system energy consumption. We evaluate our design and identify the sweet spots between energy consumption and latency of accelerator availability with an example use case. By means of the hybrid approach, a speedup for the full configuration after powering on the FPGA of up to 64 % in comparison to solely using the PCAP interface can be achieved.
机译:部分重配置是FPGA平台上的一种常见技术,可在运行时加载硬件加速器而不会中断其余系统。一个关键因素是重新配置所需的时间,因为它会影响可用性,性能和能耗。此外,许多系统必须在多个应用程序和用户之间共享部分区域。在本文中,我们介绍了一种用于Xilinx Zynq SoC的新颖的开源重新配置管理器,其中a)允许部分区域共享,b)包括使用处理器配置访问端口(PCAP)和内部配置访问端口(ICAP)的混合重新配置方法),以最大程度地减少重新配置时间和系统能耗。我们评估我们的设计,并通过示例使用案例确定能耗和加速器可用性延迟之间的最佳结合点。通过混合方法,与仅使用PCAP接口相比,FPGA上电后的完整配置可实现高达64%的加速。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号