首页> 外文会议>IEEE Asia Pacific Conference on Circuits and Systems >A sub-1V low dropout regulator with improved transient performance for low power digital systems
【24h】

A sub-1V low dropout regulator with improved transient performance for low power digital systems

机译:1V以下低压差稳压器,具有改进的瞬态性能,适用于低功耗数字系统

获取原文

摘要

This paper presents a low-voltage Flipped Voltage Follower (FVF) based output-capacitorless low-dropout (OCL-LDO) regulator. It consists of a transient-enhanced push-pull (TEPP) driving stage to improve the response at low quiescent power. With simple Miller compensation (SMC) and modified damping factor control (DFC) compensation, the regulator permits small compensation capacitance for maintaining circuit stability under different loading conditions whilst increasing the design flexibility. Validated by UMC 65nm CMOS technology, the regulator can support the capacitive load from 100 pF to 3 nF. It delivers a maximum load current of 10 mA with a dropout voltage of 200 mV in 0.9 V supply and a quiescent current of less than 20 μA. The regulator's output voltage stays within 1% of the final steady-state voltage level during load current transitions. Compared with other reported counterparts, it displays reasonable good transient figure-of-merits (FOMs), particularly suitable for low power digital systems.
机译:本文介绍了基于低压翻转电压跟随器(FVF)的输出电容低压滴(OCL-LDO)调节器。它由瞬态增强的推挽(TEPP)驱动台组成,以改善低静态功率的响应。通过简单的米勒补偿(SMC)和改性阻尼因子控制(DFC)补偿,调节器允许小补偿电容来维持不同负载条件下的电路稳定性,同时增加设计灵活性。通过UMC 65NM CMOS技术验证,调节器可以将电容负载从100 PF到3 NF支撑。它提供10 mA的最大负载电流,丢弃电压为200mV,在0.9 V电源中,静态电流小于20μA。调节器的输出电压在负载电流过渡期间保持最终稳态电压电平的1%内。与其他报告的同行相比,它显示了合理的良好瞬态图(FOM),特别适用于低功耗数字系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号