首页> 外文会议>IEEE High Performance Extreme Computing Conference >Soft-Core. Multiple-Lane, FPGA-based ADCs for a Liquid Helium Environment
【24h】

Soft-Core. Multiple-Lane, FPGA-based ADCs for a Liquid Helium Environment

机译:软核。用于液氦环境的多车道,基于FPGA的ADC

获取原文

摘要

System control and the collection of analog signals are fundamental tasks in many embedded computer systems such as are found in automotive, communication, and sensor network domains. Often latency is critical and FPGAs are an attractive alternative. Traditionally, external ADC (analog to digital converter) chips have been used for analog to digital signal conversion and transfer of the digital signals to the FPGA(s). In large-scale quantum system experiments, the implementation of this classic control infrastructure is a challenge. In particular, the FPGA-based control system must work in a liquid helium environment at about 4°K. To improve the system's reliability, we need to integrate multiple lanes of soft core ADC directly into the FPGA. In this paper we propose a method of building high-speed ADCs with time to digital converters (TDCs). The experimental results show that the ADCs can achieve a sampling rate of 100Msa/s with a 6-bit resolution for signals ranging from 0 to 3 V. In our design the ADC uses primarily the ISERDES logic of a Xilinx FPGA plus a small number of CLBs. Our design can integrate 24 lanes of soft-core ADCs into a Xilinx XC7A100t-2csg324 FPGA.
机译:系统控制和模拟信号的集合是许多嵌入式计算机系统中的基本任务,例如在汽车,通信和传感器网络域中找到。通常延迟至关重要,FPGA是一个有吸引力的替代品。传统上,外部ADC(模拟到数字转换器)芯片已被用于模拟与数字信号转换和数字信号传送到FPGA。在大型量子系统实验中,这种经典控制基础设施的实施是挑战。特别地,基于FPGA的控制系统必须在约4°K的液氦环境中工作。为了提高系统的可靠性,我们需要将多个电线的软核ADC直接集成到FPGA中。在本文中,我们提出了一种在数字转换器(TDC)的时间建立高速ADC的方法。实验结果表明,ADC可以实现100MSA / s的采样率,其中6位分辨率为0到3 V的信号。在我们的设计中,ADC主要使用Xilinx FPGA的iserdes逻辑加上少数CLB。我们的设计可以将24个电源核心ADC集成到Xilinx XC7A100T-2CSG324 FPGA中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号