首页> 外文会议>IEEE High Performance Extreme Computing Conference >A Hardware Root-of-Trust Design for Low-Power SoC Edge Devices
【24h】

A Hardware Root-of-Trust Design for Low-Power SoC Edge Devices

机译:低功耗SOC边缘设备的硬件无信任设计

获取原文

摘要

In this work, we introduce a hardware root-of-trust architecture for low-power edge devices. An accelerator-based SoC design that includes the hardware root-of-trust architecture is developed. An example application for the device is presented. We examine attacks based on physical access given the significant threat they pose to unattended edge systems. The hardware root-of-trust provides security features to ensure the integrity of the SoC execution environment when deployed in uncontrolled, unattended locations. E-fused boot memory ensures the boot code and other security critical software is not compromised after deployment. Digitally signed programmable instruction memory prevents execution of code from untrusted sources. A programmable finite state machine is used to enforce access policies to device resources even if the application software on the device is compromised. Access policies isolate the execution states of application and security-critical software. The hardware root-of-trust architecture saves energy with a lower hardware overhead than a separate secure enclave while eliminating software attack surfaces for access control policies.
机译:在这项工作中,我们为低功率边缘设备引入了硬件无信任架构。开发了一种基于加速器的SOC设计,包括硬件无信任架构。呈现了设备的示例应用程序。考虑到他们对无人看管的边缘系统构成的重大威胁,我们根据物理访问检查攻击。硬件无线电支持提供安全功能,以确保在不受控制的无人值守的位置部署时的SOC执行环境的完整性。电子融合引导存储器可确保启动代码,部署后,其他安全性关键软件不会受到影响。数字签名的可编程指令存储器可防止从不受信任的源执行代码。即使设备上的应用程序软件受到损害,可编程有限状态机也用于强制执行访问策略到设备资源。访问策略隔离应用程序和安全关键软件的执行状态。硬件无信任架构通过较低的硬件开销节省能量,而不是单独的安全飞离,同时消除用于访问控制策略的软件攻击曲面。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号