首页> 外文会议>ACM Great Lakes Symposium on VLSI >DCC: Double capacity Cache architecture for narrow-width values
【24h】

DCC: Double capacity Cache architecture for narrow-width values

机译:DCC:窄宽度值的双容量高速缓存架构

获取原文

摘要

Modern caches are designed to hold 64-bits wide data, however a proportion of data in the caches continues to be narrow width. In this paper, we propose a new cache architecture which increases the effective cache capacity up to 2X for the systems with narrow-width values, while also improving its power efficiency, bandwidth, and reliability. The proposed double capacity cache (DCC) architecture uses a fast and efficient peripheral circuitry to store two narrow-width values in a single wordline. In order to minimize the latency overhead in workloads without narrow-width data, the flag bits are added to tag store. The proposed DCC architecture decreases cache miss-rate by 50%, which results in 27% performance improvement and 30% higher dynamic energy efficiency. To improve reliability, DCC modifies the data distribution on individual bits, which results in 20% and 25% average static-noise margin (SNM) improvement in L1 and L2 caches respectively.
机译:现代化的缓存旨在保持64位宽的数据,但是缓存中的一部分数据仍然是窄的宽度。在本文中,我们提出了一种新的缓存架构,该架构将具有窄宽度值的系统的有效高速缓存容量增加到2倍,同时还提高其功率效率,带宽和可靠性。所提出的双容量高速缓存(DCC)架构使用快速高效的外围电路来存储单个字线中的两个窄宽度值。为了使工作负载中的延迟开销最小化而无需窄宽度数据,将标志位添加到标签存储中。拟议的DCC架构将缓存未命中率降低50%,这导致27%的性能提高和动态能效高30%。为了提高可靠性,DCC修改各个位上的数据分布,从而分别导致L1和L2高速缓存的20%和25%的平均静噪边际(SNM)改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号