首页> 外文会议>ACM Great Lakes Symposium on VLSI >Reduced overhead gate level logic encryption
【24h】

Reduced overhead gate level logic encryption

机译:减少开销门级逻辑加密

获取原文

摘要

Untrusted third-parties are found throughout the integrated circuit (IC) design flow resulting in potential threats in IC reliability and security. Threats include IC counterfeiting, intellectual property (IP) theft, IC overproduction, and the insertion of hardware Trojans. Logic encryption has emerged as a method of enhancing security against such threats, however, current implementations of logic encryption, including the XOR or look-up table (LUT) techniques, have high per-gate overheads in area, performance, and power. A novel gate level logic encryption technique with reduced per-gate overheads is described in this paper. In addition, a technique to expand the search space of a key sequence is provided, increasing the difficulty for an adversary to extract the key value. A power reduction of 41.50%, an estimated area reduction of 43.58%, and a performance increase of 34.54% is achieved when using the proposed gate level logic encryption instead of the LUT based technique for an encrypted AND gate.
机译:在整个集成电路(IC)设计流程中都发现了不受信任的第三方,从而对IC的可靠性和安全性造成了潜在的威胁。威胁包括IC伪造,知识产权(IP)盗窃,IC过度生产以及插入硬件特洛伊木马。逻辑加密已经作为一种增强针对此类威胁的安全性的方法而出现,但是,当前的逻辑加密实现(包括XOR或查找表(LUT)技术)在面积,性能和功耗方面具有很高的每门开销。本文介绍了一种新的门级逻辑加密技术,该技术可降低每个门的开销。另外,提供了扩展键序列的搜索空间的技术,增加了对手提取键值的难度。使用建议的门级逻辑加密代替基于LUT的AND门的技术时,可实现41.50%的功耗降低,43.58%的估计面积减小以及34.54%的性能提升。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号