首页> 外文会议>ACM Great Lakes Symposium on VLSI >Asynchronous high speed serial links analysis using integrated charge for event detection
【24h】

Asynchronous high speed serial links analysis using integrated charge for event detection

机译:使用集成电荷进行事件检测的异步高速串行链路分析

获取原文

摘要

We present a metric for event detection, targeted for the analysis of CMOS asynchronous serial data links. Our metric is used to analyze signaling strategies that allow for coincident or nearly coincident detection of both data and event timing. The metric predicts that the CMOS link signaling mechanism has substantial implicit dispersion and intersymbol interference [ISI] tolerance when compared to conventionally timed links. In fact, it predicts correct link operation in situations where eye-diagram techniques predict link failure. Practical operation margins and metrics are described and evaluated for PCB and cabling solutions suggesting 10+ Gb/s low-power asynchronous links could be implemented in CMOS 130nm technology.
机译:我们提出了一种事件检测指标,旨在分析CMOS异步串行数据链路。我们的度量标准用于分析信令策略,该策略允许对数据和事件时序进行同时或几乎同时的检测。该度量标准预测,与常规定时链路相比,CMOS链路信令机制具有相当大的隐式色散和符号间干扰[ISI]容限。实际上,它可以在眼图技术预测链路故障的情况下预测正确的链路操作。描述和评估了PCB和电缆解决方案的实际操作余量和度量,表明可以在CMOS 130nm技术中实现10+ Gb / s的低功耗异步链路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号