首页> 外文会议>International conference on control, instrumentation, communication and computational technologies >Survey over on-chip buses for VLSI Architecture with optimized delay for multiprocessor system design
【24h】

Survey over on-chip buses for VLSI Architecture with optimized delay for multiprocessor system design

机译:针对具有优化延迟的VLSI架构的片上总线进行调查,以进行多处理器系统设计

获取原文

摘要

In VLSI system design speed, area, and power are the three parameters playing a vital role. Among them the speed is purely determined by the delay taken by the design for its processing. In the delay, the design delay is mainly decided by gate delay. Nowadays in the design, the path or routing delay dominates more towards the design delay compare to the earlier days where gate delay dominates more towards the design delay. Because of scaling down in the design, it is essential to concentrate more towards routing delay of the design to get the optimized delay or desired speed of the design. In this paper, various on chip buses used for VLSI Architecture for multi processor system design were surveyed in intention with delay optimization towards system design.
机译:在VLSI系统设计中,速度,面积和功耗是三个至关重要的参数。其中速度完全取决于设计对其处理所花费的延迟。在延迟中,设计延迟主要由门延迟决定。如今,在设计中,路径或路由延迟对设计延迟的影响更大,而在早期,门控延迟对设计延迟的影响更大。由于缩小了设计规模,因此必须将更多的精力集中在设计的布线延迟上,以获得优化的延迟或所需的设计速度。本文针对用于多处理器系统设计的VLSI体系结构使用了各种片上总线,旨在对系统设计进行延迟优化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号