首页> 外文会议>IET International Radar Conference >Methods to improve system verification efficiency in FPGA-based spaceborne SAR image processing system
【24h】

Methods to improve system verification efficiency in FPGA-based spaceborne SAR image processing system

机译:基于FPGA的星载SAR图像处理系统中提高系统验证效率的方法

获取原文

摘要

With the rapid development of satellite-based signal processing technologies comes the widespread deployment of SAR image processing systems in spaceborne applications, many of which are implemented as FPGAbased systems thanks to the introduction of modern programmable devices with high capacity and complexity. However, as raw data of SAR satellites grow in size and bandwidth the effective implementation and especially the efficient system verification are emerging as the bottleneck in the development of FPGA-based SAR image processing systems. This paper proposes methods in the verification phase of FPGA-based SAR processing system development which on one hand increases the verification speed during simulations and on the other addresses the hardware/Matlab mismatch issue through comparison of floating point numbers on grounds of error analysis from a mathematical approach. Actual development process indicate that the proposed methods guarantee quick design convergence, and test results on real hardware confirm that the SAR image processing system offers acceptable quality of image output.
机译:随着基于卫星的信号处理技术的飞速发展,SAR图像处理系统在星载应用中得到了广泛部署,由于引入了具有高容量和复杂性的现代可编程设备,其中许多实现为基于FPGA的系统。但是,随着SAR卫星原始数据的大小和带宽的增长,有效的实现方式,尤其是有效的系统验证正成为基于FPGA的SAR图像处理系统发展的瓶颈。本文提出了基于FPGA的SAR处理系统开发的验证阶段的方法,该方法一方面提高了仿真过程中的验证速度,另一方面通过基于误差分析的浮点数比较解决了硬件/ Matlab不匹配问题。数学方法。实际的开发过程表明,所提出的方法保证了快速的设计收敛性,并且在实际硬件上的测试结果证实了SAR图像处理系统可提供可接受的图像输出质量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号