首页> 外文会议>International Conference on Advanced Technologies for Communications >Hardware/software co-design of power level difference based noise cancellation
【24h】

Hardware/software co-design of power level difference based noise cancellation

机译:基于功率电平差的噪声消除的硬件/软件协同设计

获取原文

摘要

In this paper, the Power Level Difference (PLD)-based noise cancelling algorithm is implemented in a Xilinx FPGA SoC using hardware/software co-design methodology. Thanks to the hardware/software co-design, the complex control part of the algorithm can be fast deployed in software meanwhile the computational part is effectively implemented in hardware. Therefore, the system can not only process the real-time input data but also consumes few hardware resource.
机译:在本文中,基于硬件/软件协同设计方法在Xilinx FPGA SoC中实现了功率电平差(PLD)的噪声消除算法。由于硬件/软件共同设计,算法的复杂控制部分可以快速地部署在软件中,同时计算部件在硬件中有效地实现。因此,系统不仅可以处理实时输入数据,还可以消耗少量硬件资源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号