首页> 外文会议>IEEE International Symposium on Circuits and Systems >An all-digital power management unit with 90 power efficiency and ns-order voltage transition time for DVS operation in low power sensing SoC applications
【24h】

An all-digital power management unit with 90 power efficiency and ns-order voltage transition time for DVS operation in low power sensing SoC applications

机译:全数字电源管理单元,具有90%的电源效率和ns级电压转换时间,适用于低功耗传感SoC应用中的DVS操作

获取原文

摘要

A 1V∼1.2V battery input, 0.4V∼0.6V output low-power all-digital power management unit (PMU) composed of a high-efficiency digital buck converter (DBC) and a fast-transient digital low drop-out (DLDO) regulator is developed for energy-efficient SoC applications. A fully integrated 2-to-1 switched-capacitor dc-dc converter is combined together to reduce the quiescent current of digital control circuits. The digital pulse width modulation (DPWM) with clock frequency gating further reduces the power consumption of buck converter in steady state. From experiment results, the peak power efficiency of the proposed buck converter is 90% with an output power range of 30μW to 3mW and the peak current efficiency of DLDO is 98.8% at 5mW. Moreover, the proposed DLDO achieves 92ns/130ns transition time in 60mV voltage step to dynamically scaling the voltage of supply voltage in digital circuits. This chip is designed and fabricated in 65nm CMOS process for verification.
机译:1V至1.2V电池输入,0.4V至0.6V输出的低功耗全数字电源管理单元(PMU),由高效数字降压转换器(DBC)和快速瞬态数字低压降(DLDO)组成)稳压器是为节能SoC应用开发的。一个完全集成的2对1开关电容器DC-DC转换器组合在一起,以减少数字控制电路的静态电流。具有时钟频率门控功能的数字脉冲宽度调制(DPWM)进一步降低了稳定状态下降压转换器的功耗。从实验结果来看,所提出的降压转换器的峰值功率效率为90%,输出功率范围为30μW至3mW,而DLDO的峰值电流效率在5mW时为98.8%。此外,提出的DLDO以60mV的电压阶跃实现92ns / 130ns的过渡时间,以动态缩放数字电路中的电源电压。该芯片采用65nm CMOS工艺进行设计和制造,以进行验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号