首页> 外文会议>IEEE International Symposium on Circuits and Systems >Refresh-free dynamic standard-cell based memories: Application to a QC-LDPC decoder
【24h】

Refresh-free dynamic standard-cell based memories: Application to a QC-LDPC decoder

机译:基于免刷新动态标准单元的存储器:应用于QC-LDPC解码器

获取原文

摘要

The area and power consumption of low-density parity check (LDPC) decoders are typically dominated by embedded memories. To alleviate such high memory costs, this paper exploits the fact that all internal memories of a LDPC decoder are frequently updated with new data. These unique memory access statistics are taken advantage of by replacing all static standard-cell based memories (SCMs) of a prior-art LDPC decoder implementation by dynamic SCMs (D-SCMs), which are designed to retain data just long enough to guarantee reliable operation. The use of D-SCMs leads to a 44% reduction in silicon area of the LDPC decoder compared to the use of static SCMs. The low-power LDPC decoder architecture with refresh-free D-SCMs was implemented in a 90nm CMOS process, and silicon measurements show full functionality and an information bit throughput of up to 600 Mbps (as required by the IEEE 802.11n standard).
机译:低密度奇偶校验(LDPC)解码器的区域和功耗通常由嵌入存储器主导。为了减轻这种高记忆成本,本文利用LDPC解码器的所有内部存储器经常使用新数据更新。通过用动态SCM(D-SCM)替换现有技术的LDPC解码器实现的所有静态标准单元的存储器(SCM)来利用这些唯一的内存访问统计信息,该存储器(D-SCM)被设计为保持足够长的数据以保证可靠的数据手术。与使用静态SCM相比,D-SCM的使用导致LDPC解码器的硅面积减少44%。具有刷新无D-SCM的低功耗LDPC解码器架构在90nm CMOS过程中实现,硅测量显示了全功能和最多600 Mbps的信息位吞吐量(根据IEEE 802.11n标准的要求)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号