首页> 外文会议>IEEE International Solid- State Circuits Conference >19.6 A 40-to-80MHz Sub-4μW/MHz ULV Cortex-M0 MCU SoC in 28nm FDSOI With Dual-Loop Adaptive Back-Bias Generator for 20μs Wake-Up From Deep Fully Retentive Sleep Mode
【24h】

19.6 A 40-to-80MHz Sub-4μW/MHz ULV Cortex-M0 MCU SoC in 28nm FDSOI With Dual-Loop Adaptive Back-Bias Generator for 20μs Wake-Up From Deep Fully Retentive Sleep Mode

机译:19.6 40至80MHz Sub-4μW/ MHz ULV Cortex-M0 MCU SOC在28nm FDSOI中,采用双环自适应反偏置发生器,从深度完全保持睡眠模式唤醒20μs

获取原文

摘要

Near-threshold circuits operating at ultra-low voltage (ULV) have matured with integration in commercial products, such as ultra-low-power (ULP) MCUs for the IoT [1]. In this market, MCU design faces the key performance tradeoff between speed, active power, deep-sleep retention power and wakeup time, with the challenge of preserving it over PVT corners. We present a ULP MCU SoC in 28nm FDSOI codenamed SleepRunner, exploiting back-biasing (BB) capability of FDSOI to push the performance tradeoff beyond the state-of-the-art.
机译:在超低电压(ULV)上运行的近阈值电路已经在商业产品中集成,例如IOT的超低功耗(ULP)MCU [1]。在这个市场上,MCU设计面临速度,高电力,深度睡眠保留电源和唤醒时间之间的关键性能权衡,挑战PVT角落的挑战。我们在28nm fdsoi编号的Sleebler中提出了一个ULP MCU SOC,利用FDSOI的反向偏置(BB)能力推动超出现有技术的性能权衡。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号