首页> 外文会议>IEEE International Solid- State Circuits Conference >17.3 A 28nm 256kb 6T-SRAM with 280mV improvement in VMIN using a dual-split-control assist scheme
【24h】

17.3 A 28nm 256kb 6T-SRAM with 280mV improvement in VMIN using a dual-split-control assist scheme

机译:17.3采用双分裂控制辅助方案的28nm 256kb 6T-SRAM,在V MIN 中提高了280mV

获取原文

摘要

Intelligent wearable devices and the Internet of things (IoT) require on-chip SRAM macros with (1) compact area to reduce costs; (2) single supply voltage (VDD) and low minimum VDD (VDDmin) to reduce power consumption; and (3) sufficient speed to facilitate real-time computing. 6T SRAM is compact, but suffers write failure and half-select (HS) disturbance in read/write cycles at low VDD. Previous studies have sought to improve the write margin (WM)of SRAMs by (a) lowering the cell-VDD (CVDD) voltage (=VDD-ΔV) [1]-[3] (CVDD-D) at the expense of degradation in cell stability (static noise margin, SNM) for CVDD-HS cells; or (b) using negative-bitline (NBL) voltage (=VSS-V) [1,4-6] for cross-point assist at the expense of increased area and power overhead due to the inclusion of pumping capacitors (C). Wordline (WL) voltage under-drive (WLUD, V=VDD-V) is commonly used in 6T SRAMs [2-5] to improve HS/read SNM during read/write cycles; however, this tends to degrade WM and cell read current (I), resulting in slower read/cycle speeds and necessitating an increase in ΔV or V (C). The maximum ΔV is limited by the hold SNM of CVDD-HS cells. Large C results in large area and power overhead, particularly in macros with wide I/O and small amount of column-multiplexing (Y-mux). Thus, HS-SNM tradeoffs in l and WM have not yet been solved for 6T cells, except by adding additional transistors (i.e., 8T to 10T).
机译:智能可穿戴设备和物联网(IoT)需要具有以下功能的片上SRAM宏:(1)紧凑的区域以降低成本; (2)采用单电源电压(VDD)和较低的最小VDD(VDDmin),以降低功耗; (3)有足够的速度来促进实时计算。 6T SRAM紧凑,但在低VDD的读/写周期中会遭受写故障和半选择(HS)干扰。先前的研究试图通过以下方法来提高SRAM的写裕量(WM):(a)降低单元VDD(CVDD)电压(=VDD-ΔV)[1]-[3](CVDD-D),但以降低性能为代价CVDD-HS电池的电池稳定性(静态噪声容限,SNM);或(b)使用负位线(NBL)电压(= VSS-V)[1,4-6]进行交叉点辅助,其代价是由于增加了泵浦电容器(C)而增加了面积并增加了功率开销。字线(WL)欠压驱动器(WLUD,V = VDD-V)通常用于6T SRAM [2-5]中,以在读取/写入周期内提高HS /读取SNM;但是,这会降低WM和单元读取电流(I),从而导致读取/循环速度变慢,并且必须增加ΔV或V(C)。最大ΔV受CVDD-HS单元的保持SNM限制。大C导致大面积和功率开销,特别是在具有宽I / O和少量列多路复用(Y-mux)的宏中。因此,除了通过增加额外的晶体管(即8T至10T)之外,对于6T单元还没有解决l和WM中的HS-SNM折衷。

著录项

相似文献

  • 外文文献
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号